a. | USN | |-----| |-----| 12EC116 (05 Marks) (10 Marks) (05 Marks) ## M.Tech. Degree Examination, June/July 2014 ## **Advanced Microcontrollers** | Time: 3 hrs. Max. Marks: 100 | | | | | |---------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--| | Note: Answer any FIVE full questions. | | | | | | 1 | a.<br>b. | Explain essential components of a microcontroller with a neat diagram. With a neat block diagram, explain the architecture of MSP430. | (10 Marks)<br>(10 Marks) | | | 2 | a.<br>b.<br>c. | Explain the different addressing modes of MSP 430. What is meant by emulated instructions? Explain the following instructions of MSP 430, with suitable examples: i) BIT.W SRC, DEST ii) SXT DEST iii) JGE LABEL iv) DADC.W SRC, DEST v) DINT | (07 Marks)<br>(03 Marks)<br>(10 Marks) | | | 3 | a.<br>b.<br>c. | Explain interrupt capability of ports P1 and P2. Explain associated registed Explain interrupt processing in MSP 430. Briefly explain Timer_A operation modes. | ers of MSP 430.<br>(05 Marks)<br>(05 Marks)<br>(10 Marks) | | | 4 | a.<br>b.<br>c. | With a neat block diagram explain the operation of ADC10 mod microcontroller. Briefly explain the features of watchdog timer in MSP 430. Describe the DMA of MSP 430. | dule of MSP 430<br>(10 Marks)<br>(05 Marks)<br>(05 Marks) | | | 5 | a.<br>b. | With neat block diagram, explain the architecture of Cortex M3 processor Give a overview of registers with their function, in CORTEX M3 processor | . (10 Marks) or. (10 Marks) | | | 6 | <ul><li>a.</li><li>b.</li><li>c.</li></ul> | Explain the different operation modes and prevelege levels in cortex diagrams explain switching the processor modes. List and explain the functions of Nested Vectored Interrupt Controller (Nin interrupt handling. Explain tail-chaining of exceptions and late arrival exception behaviour. | (10 Marks) | | | 7 | a.<br>b. | Explain the following operations in cortex M3 when interrupt is used i) Stack set up ii) Vector table set up iii) Interrupt priority set up iv) Enable the interrupt Describe the advanced programming features of Cortex-M3. | (10 Marks)<br>(10 Marks) | | With a flow chart, explain the steps used to set up the MPU in cortex M3. Write short notes on wireless sensor networking using MSP 430. c. Explain PWM generation in MSP 430.